

# The S-LINK 64 bit extension specification: S-LINK64

Attila Racz, Robert McLaren & Erik van der Bij EP Division, CERN.

S-LINK64 specifies the extension to S-LINK to achieve higher throughput (up to 800 MByte/sec) required by some modern Data Acquisition Systems.

This document complements the original S-LINK specs; users are assumed to be familiar with S-LINK.

This specification is indexed by its calendar date (see top left). If you have a hardcopy, please check that it is the most recent version by comparing it with the World-Wide-Web document on:

# http://hsi.web.cern.ch/HSI/s-link/

This information has been created and made available by CERN. Please see the copyright statement in Section 9.0.

# Table of Contents

- 1.0 Scope 7
  - 1.1 S-LINK extension specification 7
  - 1.2 S-LINK principle 7
  - 1.3 Implementation Guide 8
- 2.0 Features 9
  - 2.1 Features common to S-LINK and S-LINK64 9
  - 2.2 Features found only with S-LINK64 9
  - 2.3 Compatibility 9
  - 2.4 Extension connector 10

# 3.0 Definitions 11

- 3.1 Hardware Components 11
- 3.2 Terminology 11
- 3.3 Signal Names 11
- 3.4 Signal Line Functions 11

# 4.0 S-LINK64 Usage Instructions 13

- 4.1 Overview 13
- 4.2 Maximum Clock Frequency and Data Transfer Rate 13
- 4.3 Data width 13
- 4.4 Signal usage 14
  4.4.1 Data lines UD[63..32] and LD[63..32] 14
  4.4.2 Link Full flag14
  4.4.3 JTAG Test Access Port (TAP) 14
  4.4.4 Special function lines USF[3..0] and LSF[3..0] 14

# 5.0 Physical description 15

- 5.1 Example Implementations 15
- 5.2 Recommended Physical Arrangement 15

# 6.0 Electrical description 18

- 6.1 Power Requirements 18
- 6.2 Signal Levels 18
- 6.3 Clock Signal Terminations 18
- 7.0 Extension Connector Pinout Diagrams 20
- 8.0 Finding and Printing this Document 23
- 9.0 Copyright Statement 25
- 10.0 Revision History 27
- 11.0 Glossary 29

# 1.0 Scope

#### 1.1 S-LINK extension specification

The main motivation of this extension is the need for higher throughput. This document does not replace the original S-LINK specification. For complete information on S-LINK, please refer to the specification to be found on:

#### http://hsi.web.cern.ch/HSI/s-link/

#### 1.2 S-LINK principle

S-LINK is a Simple Link Interface which can be used to connect any layer of front-end electronics to the next layer of read-out. An S-LINK is a link complying to this specification and can be thought of as a virtual ribbon cable, moving data or control words from one point to another. In addition to simple data movement, S-LINK includes the following features;

- Error detection.
- Return channel for flow control and for return line signals (*duplex version only*).
- Self-test function.

The S-LINK specification describes the interface between the Front-end Motherboard (FEMB) and the Link Source Card (LSC) and the interface between the Link Destination Card (LDC) and the Read-out Motherboard (ROMB). It does *not* describe the physical link itself. This concept is shown in Figure 1.



# 1.3 Implementation Guide

This specification is written from the point-of-view of the S-LINK user (that is, the designer of the FEMB or ROMB). For the designer of an S-LINK, an implementation guide is available which includes advice on how to implement the various features of the S-LINK.

# 2.0 Features

Whereas S-LINK can be simplex or duplex, S-LINK64 is not intended to have a simplex implementation.

#### 2.1 Features common to S-LINK and S-LINK64

- 1. Control/Data bit: All words transmitted are accompanied by an additional bit which enables the user to mark any word and thus identify the word with a private meaning (e.g. *block\_address, event\_header, end\_of\_block* etc.).
- **2. Error Reporting:** An S-LINK64 detects transmission errors and reports these using the LDERR# line. In addition, the *data error* LED is illuminated and held until reset.
- **3. Test Function:** The LSC and LDC can be switched to a test mode where the LSC transmits a fixed pattern which the LDC verifies. If any data errors are detected, the LDC illuminates the data error LED. The test pattern can be transferred to the ROMB by the LDC if desired.
- **4. Reset Function:** A hard reset function is provided on both the LSC and the LDC.
- **5.** Flow Control: When data cannot be accepted by the LSC, LFF# is asserted. This signal indicates to the FEMB that the data transfer must be interrupted: subsequent data may be lost. LFF# is asserted under one of the two following conditions:

- The ROMB asserts the signal UXOFF# at the LDC which causes it to transmit an *XOFF* code to the LSC. In turn, the LSC asserts LFF#. When UXOFF# is de-asserted, an *XON* code is transmitted to the LSC which in turn de-asserts LFF# - The LSC itself asserts LFF# when the incoming data stream overloads the physical link bandwidth.

**6. Return Lines:** The state of four lines is continually sampled at the LDC, transmitted back to the LSC and presented to the FEMB. To the user, this looks like four wires running back from the LDC to the LSC.

#### 2.2 Features found only with S-LINK64

The 64-bit version provides additional features for the user via an extension connector:

- 1. 64-bit Data Width: an S-LINK64 shall be built with a data width of 64-bit.
- **2. Data transfer interruption:** after LFF# is asserted, the data transfer must be effectively interrupted within 16 clocks (2 clocks when S-LINK). Subsequent data are ignored.
- **3. Local JTAG port:** the Test Access Port allows local testing/configuration of the connected S-LINK64 link card.
- **4.** Additional power supplies: power pins are provided to allow easy usage of components requiring 3.3V and 2.5V.

#### 2.3 Compatibility

There is no physical compatibility between S-LINK and S-LINK64 modules. The compatibility is at the protocol level only. However, as the S-LINK64 specific signals are located on a separate connector and no changes affect the other connector, one can easily design a FEMB or a ROMB that can adapt to both board types.

#### 2.4 Extension connector

The extension connector houses 32 additional data lines to reach a 64-bit data path, JTAG Test Access Port, special functions lines, and additional power supplies pins. No other control or status signals have been added on the extension connector in order to maintain the philosophy of S-LINK.

# 3.0 Definitions

#### 3.1 Hardware Components

An S-LINK64 is composed of two components: The *Link Source Card* (LSC) which is mounted on the user's front-end electronics (called the *Front-end Motherboard:* FEMB) and is the transmitter of data. The *Link Destination Card* (LDC) is mounted on the user's data collection electronics (called the *Read-out Motherboard:* ROMB) and is the receiver of data. When the LSC and LDC are referred to together, they are called the S-LINK64.

#### 3.2 Terminology

To avoid confusion, certain keywords have special meanings:

- *Shall* indicates a mandatory requirement. The instruction given has to be followed to conform to the specification. Failure to do so will lead to a non-conforming design which may not work.
- *Should* means that the designer does not need to follow the instruction given and can treat it as a recommendation.
- *May* means that an option is available.
- *Transfer* relates to data crossing the interface between the FEMB and the LSC or the interface between the LDC and the ROMB.
- *Transmit* relates to data travelling along the physical layer between the LSC and the LDC.

These keywords are only used in these contexts.

#### 3.3 Signal Names

All signal names are printed in capital letters. Signals are defined as inputs or outputs to or from the S-LINK64 as follows:

- Signals which are generated by the user are prefixed with the letter "U", e.g. UD0, UWEN# etc. These signals are inputs to the S-LINK64.
- Signals which are generated by the S-LINK64 are prefixed with the letter "L", e.g. LD0, LWEN# etc. These signals are outputs from the S-LINK64.
- All signals which have an active state are **active when low** and **inactive when high**. Such signal names are terminated with a "#" character. *Low* and *High* refer to the signal levels which are defined electrically in Table 6.

Note that this convention applies in the same way at each end of the S-LINK64, i.e. at the LSC and LDC.

#### 3.4 Signal Line Functions

The extension connector signal lines for the LSC are described in Table 1. The extension connector signal lines for the LDC are described in Table 2.

The description of the original S-LINK signal line can be found in the S-LINK Specification.

#### TABLE 1.

# Signal Description for the LSC extension connector

| Pin Symbol | Pin Name                          | I/O                     | Description                                                                                                                                                                                 |  |
|------------|-----------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| UD[6332]   | User Data input lines             | Input to<br>S-LINK64    | Data on these lines is transferred to the LSC on a low-to-high transition of UCLK when UWEN is low. Synchronous with UCLK.                                                                  |  |
| UJCLK      | User JTAG Clock<br>line           | Input to<br>S-LINK64    | Local JTAG clock (optional). Pull up on the FEMB to 3.3V with 10 KOhm.                                                                                                                      |  |
| UJTMS      | User JTAG Test<br>Mode Setup line | Input to<br>S-LINK64    | Local JTAG test mode setup (optional). Pull up on the FEMB to 3.3V with 10 KOhm.                                                                                                            |  |
| UJTDI      | User JTAG Test<br>Data In line    | Input to<br>S-LINK64    | Local JTAG test data in (optional). Synchronous with UJCLK. If not implement<br>the FEMB, pullup to 3.3V with 10K Ohm. If not implemented on the LSC, UJT<br>shall be connected to LJTDO.   |  |
| LJTDO      | Link JTAG Test<br>Data Out line   | Output from<br>S-LINK64 | Local JTAG test data out (optional). Synchronous with UJCLK. If not implemented on the FEMB, pullup to 3.3V with 10K Ohm. If not implemented on the LSC, LJTDO shall be connected to UJTDI. |  |
| USF[30]    | Special functions input lines     | Input to<br>S-LINK64    | The usage of these lines is dependent on the physical implementation of the link cards. (see Table 5)                                                                                       |  |
| LSF[30]    | Special functions output lines    | Output from S-LINK64    | The usage of these lines is dependent on the physical implementation of the link cards. (see Table 5)                                                                                       |  |

#### TABLE 2.

# Signal Description for the LDC extension connector

| Pin Symbol | Pin Name                          | I/O                     | Description                                                                                                                                                                                 |
|------------|-----------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LD[6332]   | Link Data output lines            | Output from<br>S-LINK64 | Data present on these lines may be latched on the low-to-high transition of LCLK when LWEN# is low. Synchronous with LCLK.                                                                  |
| UJCLK      | User JTAG Clock<br>line           | Input to<br>S-LINK64    | Local JTAG clock (optional). Pull up on the ROMB to 3.3V with 10 KOhm.                                                                                                                      |
| UJTMS      | User JTAG Test<br>Mode Setup line | Input to<br>S-LINK64    | Local JTAG test mode setup (optional). Pull up on the ROMB to 3.3V with 10 KOhm.                                                                                                            |
| UJTDI      | User JTAG Test<br>Data In line    | Input to<br>S-LINK64    | Local JTAG test data in (optional). Synchronous with UJCLK. If not implemented on the ROMB, pullup to 3.3V with 10K Ohm. If not implemented on the LDC, UJTDI shall be connected to LJTDO.  |
| LJTDO      | Link JTAG Test<br>Data Out line   | Output from<br>S-LINK64 | Local JTAG test data out (optional). Synchronous with UJCLK. If not implemented on the ROMB, pullup to 3.3V with 10K Ohm. If not implemented on the LDC, LJTDO shall be connected to UJTDI. |
| USF[30]    | Special functions input lines     | Input to<br>S-LINK64    | The usage of these lines is dependent on the physical implementation of the link cards. (see Table 5)                                                                                       |
| LSF[30]    | Special functions output lines    | Output from<br>S-LINK64 | The usage of these lines is dependent on the physical implementation of the link cards. (see Table 5)                                                                                       |

# 4.0 S-LINK64 Usage Instructions

#### 4.1 Overview

This section describes in detail how the S-LINK64 can be used and how each feature works.

#### 4.2 Maximum Clock Frequency and Data Transfer Rate

An S-LINK64 link card *shall* have a maximum clock frequency. This is defined as:

• 100 MHz

**Timing Parameters** 

The clock pins are LCLK and UCLK and are located on the original S-LINK connector. These pins are not on the extension connector.

Note that the Data Transfer Rate depends on the physical implementation and the protocol used on the S-LINK64. The Data Sheet which accompanies each S-LINK64 *shall* detail the Data Transfer Rate. The values of timing parameters are given in Table 3. Timing parameters which relate to the LSC are suffixed with a -S while those which relate to the LDC are suffixed with a -D.

|                                         | -                        |     |     |       |
|-----------------------------------------|--------------------------|-----|-----|-------|
| Symbol                                  | Description              | Min | Max | Units |
| t <sub>DS-S</sub> , t <sub>DS-D</sub>   | Data Set-up time         | 4.5 |     | ns    |
| t <sub>DH-S</sub> , t <sub>DH-D</sub>   | Data Hold time           | 0.5 |     | ns    |
| t <sub>ENS-S</sub> , t <sub>ENS-D</sub> | Enable Set-up time       | 4.5 |     | ns    |
| t <sub>ENH-S</sub> , t <sub>ENH-D</sub> | Enable Hold time         | 0.5 |     | ns    |
| t <sub>WFF-S</sub>                      | Write Clock to Full Flag |     | 5.5 | ns    |
| t <sub>CLK-S</sub> , t <sub>CLK-D</sub> | Clock Cycle time         | 10  |     | ns    |
| t <sub>CH-S</sub> , t <sub>CH-D</sub>   | Clock High time          | 4.0 |     | ns    |
| t <sub>CL-S,</sub> t <sub>CL-D</sub>    | Clock Low time           | 4.0 |     | ns    |

#### TABLE 3.

#### 4.3 Data width

The combination UDW1='1' and UDW0='1' is now assigned to 64-bit data width. This was a reserved combination for S-LINK.

#### TABLE 4.

#### Data Width Selection Codes

| Data Width | UDW1 | UDW0 |
|------------|------|------|
| 32-bit     | 0    | 0    |
| 16-bit     | 0    | 1    |
| 8-bit      | 1    | 0    |
| 64-bit     | 1    | 1    |

# 4.4 Signal usage

#### 4.4.1 Data lines UD[63..32] and LD[63..32]

The additional data lines fully behave like the original S-LINK data lines.

#### 4.4.2 Link Full flag

LFF# behaves differently compaired to original S-LINK control line. (see 2.2)

#### 4.4.3 JTAG Test Access Port (TAP)

The TAP is provided for local test/configuration of the S-LINK64 link card mounted on a ROMB or a FEMB. It shall not be used to transfer data over the link itself. For detailed usage of the JTAG pins, please refer to IEEE Std. 1149.1. The TAP on the motherboards as well as on the link cards is optional.

If not implemented on the FEMB or ROMB, UJCLK, UJTMS, UJTDI and LJTDO must be pulled-up to 3.3V with a 10 KOhm resistor. If not implemented on the LSC or LDC, UJTDI shall connect to LJTDO.

#### 4.4.4 Special function lines USF[3..0] and LSF[3..0]

The special function lines may be used for functions specific to a link implementation. To guarantee interoperability, the values other than 0's are not recommanded.

| TABLE 5. |          | Special functions description |                          |
|----------|----------|-------------------------------|--------------------------|
|          | Pin Name | Value                         | Description              |
|          | USF[30]  | "0000"                        | Standard 64-bit transfer |

Standard 64 bit transfer

Depending on the link implementation, other values may exist: they will be documented in the link specification.

# Users wishing to define new functions shall inform the authors of the present document.

LSF[3..0]

"0000"

# 5.0 Physical description

#### 5.1 Example Implementations

This specification is concerned with describing an *interface* between the user's motherboards and the S-LINK64. The implementer of the S-LINK64 is free to use any physical arrangement desired. For example, one implementation could be to integrate the S-LINK64 interface into the motherboard as shown in Figure 2.

FIGURE 2.

An S-LINK64 interface integrated into a motherboard



Alternatively, some users may wish to have separate S-LINK64 cards which are then mounted on the motherboard. If such users have no preferred physical arrangement, it is *recommended* that they construct the S-LINK64 cards according to the description given in Section 5.2. S-LINK64 cards have the same physical size as S-LINK cards with only the extension connector added.

An example of how such an implementation might appear is shown in Figure 3 which shows an S-LINK64 card mounted on a 6U VME motherboard.

#### 5.2 Recommended Physical Arrangement

The S-LINK64 cards are based on single size Common Mezzanine Cards as defined in IEEE P1386/Draft 2.0 04-APR-1995, *Standard for a Common Mezzanine Card Family: CMC* (the CMC Standard).



A representation of how an S-LINK64 card is mounted on a 6U VME motherboard.



The physical shape of the S-LINK64 card *should* be as defined in Figure 4.



# 6.0 Electrical description

#### 6.1 Power Requirements

The S-LINK64 cards *shall* operate from positive supplies which *shall* be sourced directly from the motherboard.  $V_{cc}$  shall be +3.3 V and is housed on the original S-LINK connector. The extension connector houses additional +2.5 V power supplies (Vcc2.5).

The overall maximum power dissipation shall be 7.5 W.

On the FEMB or ROMB, Vcc2.5 shall provide 800 mA minimum and Vcc3.3 shall provide 2.3A minimum.

On the LSC or LDC, Vcc2.5 shall drain 800 mA maximum and Vcc3.3 shall drain 2.3A maximum.

FEMB/ROMB designers are invited to implement "confortable" safety margins regarding the power supplies as it is very likely that the first link card prototypes will exceed the above requirements.

The designer *shall* define on the Data Sheet the supply voltages required and the maximum power consumption.

#### 6.2 Signal Levels

| TABLE 6. |                 | DC Signalling             | g Specifications                          |                                                |       |  |
|----------|-----------------|---------------------------|-------------------------------------------|------------------------------------------------|-------|--|
| Γ        | Symbol          | Description               | Min                                       | Мах                                            | Units |  |
|          | V <sub>CC</sub> | Supply Voltage            | 3.0                                       | 3.6                                            | Volts |  |
|          | V <sub>IH</sub> | Input high voltage level  | 0.5V <sub>CC</sub>                        | V <sub>CC</sub> + 0.5                          | Volts |  |
|          | V <sub>IL</sub> | Input low voltage level   | -0.5                                      | 0.3V <sub>CC</sub>                             | Volts |  |
|          | V <sub>OH</sub> | Output high voltage level | $0.9V_{CC} (I_{OL} = -500 \ \mu\text{A})$ |                                                | Volts |  |
|          | V <sub>OL</sub> | Output low voltage level  |                                           | 0.1V <sub>CC</sub> (I <sub>OL</sub> = 1500 μA) | Volts |  |

Note that link cards are not required to be "5 volts tolerant."

#### 6.3 Clock Signal Terminations

To ensure a clean clock signal, the designer of an LSC or a ROMB *should* terminate the incoming clock signals (UCLK and LCLK) from the FEMB and LDC respectively. An example of a termination resistance network which *may* be used is shown in Figure 5.

#### **Electrical description**



# 7.0 Extension Connector Pinout Diagrams

The pinout diagram for the LSC is shown in Table 7. The pinout diagram for the LDC is shown in Table 8. Both these diagrams represent the actual footprint of the connector when viewed **onto the motherboard**.

#### TABLE 7.

Pinout Diagram for the LSC extension connector (view onto the motherboard)

| 1  | UJCLK    | UJTMS    | 2  |
|----|----------|----------|----|
| 3  | Reserved | UJTDI    | 4  |
| 5  | USF3     | UJTDO    | 6  |
| 7  | USF2     | GND      | 8  |
| 9  | GND      | Reserved | 10 |
| 11 | USF1     | GND      | 12 |
| 13 | GND      | Reserved | 14 |
| 15 | USF0     | GND      | 16 |
| 17 | LSF3     | LSF2     | 18 |
| 19 | LSF1     | LSF0     | 20 |
| 21 | UD63     | Vcc2.5   | 22 |
| 23 | GND      | UD62     | 24 |
| 25 | UD61     | UD60     | 26 |
| 27 | UD59     | GND      | 28 |
| 29 | UD58     | UD57     | 30 |
| 31 | GND      | UD56     | 32 |
| 33 | UD55     | UD54     | 34 |
| 35 | UD53     | GND      | 36 |
| 37 | UD52     | UD51     | 38 |
| 39 | Vcc2.5   | UD50     | 40 |
| 41 | UD49     | UD48     | 42 |
| 43 | UD47     | GND      | 44 |
| 45 | UD46     | UD45     | 46 |
| 47 | GND      | UD44     | 48 |
| 49 | UD43     | UD42     | 50 |
| 51 | UD41     | Vcc2.5   | 52 |
| 53 | UD40     | UD39     | 54 |
| 55 | GND      | UD38     | 56 |
| 57 | UD37     | UD36     | 58 |
| 59 | UD35     | GND      | 60 |
| 61 | UD34     | UD33     | 62 |
| 63 | Vcc2.5   | UD32     | 64 |
|    |          |          |    |

Reserved pins must be left unconnected.

| TABLE | 8. |
|-------|----|
|-------|----|

Pinout Diagram for the LDC extension connector (view onto the motherboard)

| 1  | UJCLK    | UJTMS    | 2  |
|----|----------|----------|----|
| 3  | Reserved | UJTDI    | 4  |
| 5  | USF3     | UJTDO    | 6  |
| 7  | USF2     | GND      | 8  |
| 9  | GND      | Reserved | 10 |
| 11 | USF1     | GND      | 12 |
| 13 | GND      | Reserved | 14 |
| 15 | USF0     | GND      | 16 |
| 17 | LSF3     | LSF2     | 18 |
| 19 | LSF1     | LSF0     | 20 |
| 21 | LD63     | Vcc2.5   | 22 |
| 23 | GND      | LD62     | 24 |
| 25 | LD61     | LD60     | 26 |
| 27 | LD59     | GND      | 28 |
| 29 | LD58     | LD57     | 30 |
| 31 | GND      | LD56     | 32 |
| 33 | LD55     | LD54     | 34 |
| 35 | LD53     | GND      | 36 |
| 37 | LD52     | LD51     | 38 |
| 39 | Vcc2.5   | LD50     | 40 |
| 41 | LD49     | LD48     | 42 |
| 43 | LD47     | GND      | 44 |
| 45 | LD46     | LD45     | 46 |
| 47 | GND      | LD44     | 48 |
| 49 | LD43     | LD42     | 50 |
| 51 | LD41     | Vcc2.5   | 52 |
| 53 | LD40     | LD39     | 54 |
| 55 | GND      | LD38     | 56 |
| 57 | LD37     | LD36     | 58 |
| 59 | LD35     | GND      | 60 |
| 61 | LD34     | LD33     | 62 |
| 63 | Vcc2.5   | LD32     | 64 |
| -  | •        |          |    |

Reserved pins must be left unconnected.

# 8.0 Finding and Printing this Document

This Specification is maintained on World Wide Web. The most up-to-date version can always be found on:

# http://hsi.web.cern.ch/HSI/s-link/

If you have a hard-copy of this Specification, please check that the date on the front-page (top-left corner) matches the one in the WWW version.

# 9.0 Copyright Statement

The copyright and all other rights relating to these technical specifications, instructions and designs (hereafter: "the Specifications") are vested in CERN.

CERN, on a royalty free basis, hereby grants permission to use or reproduce the Specifications subject to the following conditions:

- Any license granted by CERN to use the Specifications is on as-is basis and CERN provides no express or implied warranties of any kind, including but not limited to those of merchantability, fitness for a particular purpose and non-infringement of the proprietary rights, such as copyrights, patents and trade secrets, of third parties. CERN accepts no liability whatsoever in connection therewith.
- Such use or reproduction shall be for the licensee's scientific use only. Any use for commercial purposes is subject to prior written consent by CERN.
- All copies made by the licensee of the Specifications shall include this copyright statement in full.
- All products which are based on the Specifications shall visibly include the following acknowledgement:

"This product includes technical information created and made available by CERN."

• CERN shall be granted a royalty free license to use - for internal and non commercial purposes only - all products developed on the basis of the Specifications.

# 10.0 Revision History

- December 11, 2000: First version released.
- August 4, 2003: When Link Full Flag asserted, up to 16 clocks are allowed before data loss

# 11.0 Glossary

| CMC     | Common Mezzanine Card     |
|---------|---------------------------|
| FEMB    | Front-End Motherboard     |
| LCLK    | Link Clock                |
| LCTRL#  | Link Control bit          |
| LD[630] | Link Data                 |
| LDC     | Link Destination Card     |
| LDERR#  | Link Data Error           |
| LDOWN#  | Link Down                 |
| LFF#    | Link Full Flag            |
| LRL[30] | Link Return Line          |
| LSC     | Link Source Card          |
| LSF[30] | Link Special function     |
| LWEN#   | Link Write Enable         |
| ROMB    | Read-Out Motherboard      |
| UCLK    | User Clock                |
| UCTRL#  | User Control bit          |
| UD[630] | User Data                 |
| UDW     | User Data Width           |
| UJCLK   | User JTAG clock           |
| UJTMS   | User JTAG Test Mode Setup |
| UJTDI   | User JTAG Test Data In    |
| UJTDO   | User JTAG Test Data Out   |
| UTDO#   | User Test Data Out        |
| URESET# | User Reset                |
| URL[30] | User Return Line          |
| USF[30] | User Special Function     |
| UTEST#  | User Test                 |
| UWEN#   | User Write Enable         |
| UXOFF#  | User Xmit Off             |
|         |                           |